Hebron University DSpace Repository

High Level Modelling and Design For a Microthreaded Scheduler to Support Microgrids

Arabic | English

Show simple item record

dc.contributor.author Hasasneh, Nabil
dc.contributor.author Bell, Ian
dc.contributor.author Jesshope, Chris
dc.date.accessioned 2019-08-07T15:00:26Z
dc.date.available 2019-08-07T15:00:26Z
dc.date.issued 2007-01-01
dc.identifier.uri http://dspace.hebron.edu:80/xmlui/handle/123456789/152
dc.description.abstract Microgrid CMPs, that is based on microthreaded processors, use hardware scheduling and synchronisation and have structures to support this that are distributed, fully scalable and which can support hundreds of microthreads per processor and their associated microcontexts. The chip has locality in communication wherever possible, and supports a globally-asynchronous locally-synchronous (GALS) design approach, where all its global communications are asynchronous, creating independent clocking domains for each microthreaded processor. Each microthreaded processor has its own instruction window and local register file, both of which are fully scalable. Any remote access is fully decupled from the pipeline operations including memory. This paper introduces the microgrid CMP architecture model and discusses in general terms how our approach meets the challenges facing CMP architectures. It also … en_US
dc.publisher 2007 IEEE/ACS International Conference on Computer Systems and Applications - IEEE en_US
dc.relation.ispartofseries ;301-308
dc.subject Modelling en_US
dc.subject Microthreaded en_US
dc.title High Level Modelling and Design For a Microthreaded Scheduler to Support Microgrids en_US
dc.type Article en_US


Files in this item

This item appears in the following Collection(s)

Show simple item record

Search DSpace


Advanced Search

Browse

My Account