Please use this identifier to cite or link to this item: http://dspace.hebron.edu:8080/xmlui/handle/123456789/137
Full metadata record
DC FieldValueLanguage
dc.contributor.authorHasasneh, Nabil-
dc.contributor.authorBousias, Kostas-
dc.contributor.authorJesshope, Chris-
dc.date.accessioned2019-08-07T14:28:17Z-
dc.date.available2019-08-07T14:28:17Z-
dc.date.issued2006-02-01-
dc.identifier.urihttp://dspace.hebron.edu:80/xmlui/handle/123456789/137-
dc.description.abstractMost microprocessor chips today use an out-of-order instruction execution mechanism. This mechanism allows superscalar processors to extract reasonably high levels of instruction level parallelism (ILP). The most significant problem with this approach is a large instruction window and the logic to support instruction issue from it. This includes generating wake-up signals to waiting instructions and a selection mechanism for issuing them. Wide-issue width also requires a large multi-ported register file, so that each instruction can read and write its operands simultaneously. Neither structure scales well with issue width leading to poor performance relative to the gates used. Furthermore, to obtain this ILP, the execution of instructions must proceed speculatively. An alternative, which avoids this complexity in instruction issue and eliminates speculative execution, is the microthreaded model. This model fragments …en_US
dc.publisherThe Computer Journalen_US
dc.relation.ispartofseriesOUP;-
dc.subjectparallelismen_US
dc.subjectmultiprocessorsen_US
dc.subjectmicrothreadingen_US
dc.subjectchipen_US
dc.titleInstruction level parallelism through microthreading—a scalable approach to chip multiprocessorsen_US
dc.typeArticleen_US
Appears in Collections:Journals

Files in This Item:
File Description SizeFormat 
10.1.1.98.3338.pdf222.44 kBAdobe PDFView/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.